끝없는 Power를 위하여

FP6168-Dual 1.5MHz, 1A Synchronous Step-Down Regulator에 대한 고찰.

WDKOREA 2021. 1. 11. 23:08
728x90
반응형

 

 

오늘은 FP6168-Dual 1.5 MHz, 1A Synchronous Step-Down Regulator에 대한 고찰을 해 보겠습니다.

FP6168은 1 Chip / Dual output으로 각각 1A 출력을 내는 chip으로 DFN-10L  Packag인데, 아래와 같은 특성을 지니고 있습니다.

 

 

General Description


The FP6168 is a high efficiency current mode dual synchronous buck PWM DC-DC regulator.
The internal generated 0.6V precision feedback reference voltage is designed for low output voltage.
Low RDS(ON) synchronous switch dramatically reduces conduction loss. 

To extend battery life for portable application, 100% duty cycle is supported for low-dropout operation. 

Shutdown mode also helps saving the current consumption. 

The FP6168 is packaged in DFN-10L to reduce PCB space.

 

 

 

Features

  • Input Voltage Range: 2.5 to 5.5V

  • Adjustable Output Voltage From 0.6V to VIN

  • Precision Feedback Reference Voltage: 0.6V (±2%)

  • Output Current: 1A (Max.) Each Channel

  • Duty Cycle: 0~100%

  • Internal Fixed PWM Frequency: 1.5 MHz

  • Low Quiescent Current: 160μA

  • No Schottky Diode Required

  • Built-in Soft Start

  • Current Mode Operation

  • Over temperature Protection

  • Package: DFN-10L (EP)

 

Function Description

 

Control Loop
The FP6168 is a high efficiency current mode dual synchronous buck regulators. 

Both the main (P-channel MOSFET) and synchronous (N-channel MOSFET) switches are built internally. 

With current mode operation, the PWM duty is controlled both by the error amplifier output and the peak inductor current.

 

At the beginning of each cycle, the oscillator turn on the P-MOSFET switch to source current from VIN to SW output. 

Then, the chip starts to compare the inductor current with the error amplifier output. 

Once the inductor current is larger than the error amplifier output, the P-MOSFET switch is turned off. 

When the load current increases, the feedback voltage FB will slightly drop. 

 

This causes the error amplifier to output a higher current level until the prior mentioned peak inductor current reach the same level. 

The output voltage then can be sustained at the same.
When the top P-MOSFET switch is off, the bottom synchronous N-MOSFET switch is turned on.


Once the inductor current reverses, both top and bottom MOSFET will be turn off to leave the SW pin into high impedance state.
The FP6168’s current mode control loop also contains slope compensation to suppress sub-harmonic oscillations at high duty cycles. 

This slope compensation is achieved by adding a compensation ramp to the inductor current signal.

 


LDO Mode
The FP6168’s maximum duty cycle can reach 100%. 

That means the driver main switch is turn on through out whole clock cycle. 

Once the duty reaches 100%, the feedback path no longer controls the output voltage. 

The output voltage will be the input voltage minus the main switch voltage drop.

 


Over Current Protection
FP6168 limits the peak main switch current cycle by cycle. 

When over current happens, chip will turn off the main switch and turn the synchronous switch on until next cycle.

 


Short Circuit Protection
When the FB pin drops below 300mV, the chip will tri-state the output pin SW automatically. 

After 300us rest to avoid over heating, chip will re-initiate PWM operation with soft start.

 


Thermal Protection
FP6168 will shutdown automatically when the internal junction temperature reaches 150℃ to protect both the part and the system.

 

 

 

 

Application Information


Input capacitor Selection
The input capacitor must be connected to the VIN pin and GND pin of FP6168 to maintain steady
input voltage and filter out the pulsing input current. 

The voltage rating of input capacitor must be greater than maximum input voltage plus ripple voltage.
In switch mode, the input current is discontinuous in a buck converter. 

The source current waveform of the high-side MOSFET is a square wave. 

To prevent large voltage transients, a low ESR input capacitor sized for the maximum RMS current must be used.

 

 

Inductor Selection
The value of the inductor is selected based on the desired ripple current. 

Large inductance gives low inductor ripple current and small inductance result in high ripple current. 

However, the larger value inductor has a larger physical size, higher series resistance, and / or lower saturation current. 

In experience, the value is to allow the peak-to-peak ripple current in the inductor to be 10%~20% maximum load current.

 

 

Output Capacitor Selection
The output capacitor is required to maintain the DC output voltage. 

Low ESR capacitors are preferred to keep the output voltage ripple low. 

In a buck converter circuit, output ripple voltage is determined by inductor value, switching frequency, output capacitor value and ESR.

 

 

Using Ceramic Input and Output Capacitors
Care must be taken when ceramic capacitors are used at the input and the output. 

When a ceramic capacitor is used at the input and the power is supplied by a wall adapter through long wires, a
load step at the output can induce ringing at the input, VIN. 

At best, this ringing can couple to the output and be mistaken as loop instability. 

At worst, a sudden inrush current through the long wires can potentially cause a voltage spike at VIN, 

which may large enough to damage the part. 

When choosing the input and output ceramic capacitors, choose the X5R or X7R specifications. 

Their dielectrics have the best temperature and voltage characteristics of all the ceramics for a given value and size.

 

 

Output Voltage Programming
In the adjustable version, the output voltage is set using a resistive voltage divider from the output
voltage to FB.

 

 

 

 

 

 

 

아래는 spec sheet의 응용 회로도입니다.

 

 

 

 

 

PC Board Layout Checklist
1. The power traces, consisting of the GND, SW and VIN trace should be kept short, direct and
wide.
2. Place CIN near VIN pin as closely as possible to maintain input voltage steady and filter out the
pulsing input current.
3. The resistive divider R1 and R2 must be connected to FB pin directly and as closely as possible.
4. FB is a sensitive node. Please keep it away from switching node, SW. A good approach is to
route the feedback trace on another PCB layer and have a ground plane between the top and
feedback trace routing layer. This reduces EMI radiation on to the DC-DC converter its own
voltage feedback trace.
5. Keep the GND plates of CIN and COUT as close as possible. Then connect this to the ground
plane (if one is used) with several vias. This reduces ground plane noise by preventing the
switching currents from circulating through the ground plane. It also reduces ground bounce at
FP6168 by giving it a low impedance ground connection.

 

 

fp6168v062-lf.pdf
0.31MB

 

 

 

728x90
반응형